As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.ASIC Verification Engineer, PCIe Responsibilities
- Develop and execute verification plans, test cases, and scripts to ensure PCIe interface functionality, performance, and compliance with industry standards
- Collaborate with design teams to understand the PCIe interface architecture and identify potential issues
- Create and maintain testbenches, including simulation models and tests
- Perform simulation-based testing, including functional, performance, and compliance testing
- Analyze test results, identify defects, and work with design teams to resolve issues
- Stay up-to-date with industry trends, standards, and best practices related to PCIe verification
- Debug, root-cause and resolve functional failures in the design, partnering with the Design team
- Mentor engineers to drive and deliver high confidence verification for highly complex ASIC projects
- Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
- At least 8+ years of relevant experience
- Track record of 'first-pass success' in ASIC development
- Good knowledge of PCIe specifications, protocols, and standards covering Root Complex, End Point and Switch
- Good hands-on verification experience in PCIe Transaction, Link and Physical layer
- Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification
- Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup
- Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments
- Experience in architecting and implementing DV setup for complex Subsystem and ASICs
- Experience using analytical skills to craft novel solutions to tackle industry-level complex designs
- Demonstrated experience with effective collaboration with cross functional teams
- 12+ years of experience in development of PCIe Gen6/Gen7 DV testbench and infrastructure from scratch
- Strong knowledge of PCIe specifications, protocols, and standards covering Root Complex, End Point and Switch (Gen1 to Gen7 and ECNs)
- Hands-on experience with integration and usage of varied PCIe vendor VIP
- Experience in performance verification of PCIe Sub-System for AI/ML Applications etc
- Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification
- Experience with revision control systems like Mercurial(Hg), Git or SVN
- Experience with simulators and waveform debugging tools
- Experience working across and building relationships with cross-functional design, model and emulation teams
Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.